### Course Title: Computer Architecture Course no: CSC-201

Credit hours: 3 Full Marks: 80+20 Nature of course: Theory (3 Hrs.) Pass Marks: 32+8

**Course Synopsis**: This course gives the fundamental knowledge concern with the way the hardware components are connected together to form a computer system and how they interact to provide the processing needs of the user.

#### **Goals:**

- Introduces the fundamental concepts behind the design working and organization of a computer system.
- Instruction set architecture, memory hierarchies and interconnection.

| Unit | Topics                                                                                                                                                                           | Hrs. |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 1.   | Data Representation                                                                                                                                                              | (5)  |
|      | <ul> <li>Data Representation</li> <li>Data Types- number systems, alphanumeric representation, complements (r's and r-1's)</li> </ul>                                            | 1.5  |
|      | <ul> <li>Fixed Point Representation</li> <li>Integer Representation</li> <li>Arithmetic addition, subtraction, overflows.</li> <li>Decimal fixed point representation</li> </ul> | 1    |
|      | Floating Point Representation                                                                                                                                                    | 1    |
|      | <ul> <li>Binary and Decimal Codes</li> <li>Gray, BCD, ASSCII ,Excess-3</li> </ul>                                                                                                | 1    |
|      | <ul> <li>Error Detection code</li> <li>Parity bit, parity checker and parity generator</li> </ul>                                                                                | 0.5  |
| 2.   | Micro operations                                                                                                                                                                 | (5)  |
|      | <ul> <li>Arithmetic Micro operations</li> <li>Add micro operation, subtract micro operation</li> <li>Binary adder, binary subtractor, binary adder-subtractor, binary</li> </ul> | 2    |
|      | incrementor  Arithmetic circuit                                                                                                                                                  |      |
|      | <ul> <li>Logic Micro operations</li> <li>Logic microoperations</li> <li>Implementations and application</li> </ul>                                                               | 1    |
|      | Shift Microoperations                                                                                                                                                            |      |

|    | Logical shift, circular shift, arithmetic shift.                                                                                                                                                                                                                                                                                                                        | 1   |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|    | Combinational circuit shifter                                                                                                                                                                                                                                                                                                                                           |     |
|    | Arithmetic Logic Shift Unit                                                                                                                                                                                                                                                                                                                                             | 1   |
| 3. | Fundamental of Computer Organization and Design                                                                                                                                                                                                                                                                                                                         | (7) |
|    | <ul> <li>Computer Register</li> <li>Registers for the basic computer and common bus system</li> </ul>                                                                                                                                                                                                                                                                   | 1   |
|    | <ul> <li>Computer Instructions</li> <li>Instruction format, basic instructions, instruction set completeness, types of instructions (memory reference, register reference, i/o)</li> </ul>                                                                                                                                                                              | 1.5 |
|    | <ul> <li>Instruction Cycle</li> <li>Phases of instruction cycle</li> <li>Fetch &amp; decodes</li> <li>Flowchart for instruction cycle</li> </ul>                                                                                                                                                                                                                        | 1   |
|    | <ul> <li>Input and Output and Interrupt</li> <li>i/o configuration, Input-output instruction</li> <li>Types of interrupt, Program Interrupt, interrupt cycle</li> </ul>                                                                                                                                                                                                 | 1.5 |
|    | <ul> <li>Basic computer Design and Accumulator Logic</li> <li>Basic Hardware components</li> <li>Flowchart for computer operations</li> <li>Control logic gates</li> <li>Control of registers and memory</li> <li>Control of common bus</li> <li>Control of Flip flop</li> <li>Design of accumulator logic (control of AC register, Adder and logic circuit)</li> </ul> | 2   |
| 4. | Control Unit                                                                                                                                                                                                                                                                                                                                                            | (5) |
|    | <ul> <li>Control Memory</li> <li>Control word, control memory, stored program organization</li> </ul>                                                                                                                                                                                                                                                                   | 1   |
|    | <ul> <li>Hardwired control</li> <li>Introduction, Timing and Control, Control unit of basic computer, timing signal</li> </ul>                                                                                                                                                                                                                                          | 1   |
|    | <ul> <li>Microprogrammed Control</li> <li>Microprogram control organization</li> <li>Address Sequencing</li> <li>Introduction, conditional branching, Mapping of instruction, subroutines</li> </ul>                                                                                                                                                                    | 3   |

| _  | ,                                                                                                                                                                                                                                                                                                          |     |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|    | <ul> <li>Microprograms</li> <li>Microinstruction and microoperation format, Symbolic Microinstructions, Symbolic microprogram, Binary microprogram</li> <li>Design of Control Unit</li> <li>F Field decoding, Microprogram sequencer</li> </ul>                                                            |     |
| 5. | Central Processing Unit                                                                                                                                                                                                                                                                                    | (6) |
|    | <ul> <li>Register Organization</li> <li>Bus System and CPU, Control word, ALU and Microoperation for CPU</li> </ul>                                                                                                                                                                                        | 0.5 |
|    | <ul> <li>Register Stack and memory Stack</li> <li>LIFO and Stack Pointer, Register Stack, Memory Stack</li> </ul>                                                                                                                                                                                          | 1   |
|    | <ul> <li>One address and two address instruction</li> <li>Instruction Format, One address instruction, two address instruction, three address instruction and zero address instruction</li> </ul>                                                                                                          | 1.5 |
|    | <ul> <li>Addressing Modes</li> <li>Introduction, Implied Mode, Immediate Mode, Register Mode,<br/>Register Indirect Mode, autoincrement/autodecrement Mode,<br/>Direct Address Mode, Indirect Address Mode, Relative Address<br/>Mode, Indexed Addressing ModeBase Register Addressing<br/>Mode</li> </ul> | 1   |
|    | <ul> <li>Data transfer and Manipulation</li> <li>Basic Operations</li> <li>Data Transfer Instructions</li> <li>Data Manipulation Instructions</li> <li>Types, Arithmetic Instructions, Logical and Bit Manipulation Instruction, Shift Instruction</li> </ul>                                              | 1   |
|    | <ul> <li>Introduction to RISC and CISC</li> <li>Introduction to RISC and CISC, Characteristics of RISC and CISC, Overlapped Register Window</li> </ul>                                                                                                                                                     | 1   |
| 6. | Fixed point Computer Arithmetic                                                                                                                                                                                                                                                                            | (5) |
|    | <ul> <li>Addition and Subtraction</li> <li>Introduction, Addition and subtraction with signed magnitude,         Hardware Implementation, Hardware Algorithm</li> <li>Addition and subtraction with signed 2's complement</li> </ul>                                                                       | 1.5 |
|    | <ul> <li>Multiplication</li> <li>Introduction, Hardware Implementation and Algorithm, Booth</li> </ul>                                                                                                                                                                                                     | 2   |

|    | Algorithm, Array Multiplier                                                                                                                                                                                                                      |     |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|    | <ul> <li>Division Algorithm</li> <li>Introduction, Hardware Implementation, Overflow, Hardware Algorithm, Restoring method, Comparision and nonrestoring Method.</li> </ul>                                                                      | 1.5 |
| 7. | Input and Output Organization                                                                                                                                                                                                                    | (6) |
|    | <ul> <li>Introduction to Peripheral Devices</li> <li>➤ I/O subsystem and peripherals</li> </ul>                                                                                                                                                  | 0.5 |
|    | <ul> <li>I/O interface</li> <li>Interface, I/O bus and interface module, Types of I/O Commands</li> <li>I/O and Memory bus, Isolated I/o, Memory Mapped I/O, I/O interface Unit</li> </ul>                                                       | 1.5 |
|    | <ul> <li>Direct Memory Access (DMA)</li> <li>Types of I/O, DMA, DMA Transfer</li> </ul>                                                                                                                                                          | 1.5 |
|    | <ul> <li>I/O Processor</li> <li>I/O Processing, CPU-IOP Communication</li> </ul>                                                                                                                                                                 | 1.0 |
|    | <ul> <li>Data communication processor</li> <li>Serial and parallel Communication, data communication processor, Modes of data transfer, Protocol</li> </ul>                                                                                      | 1.5 |
| 8. | Memory Organization                                                                                                                                                                                                                              | (6) |
|    | <ul> <li>Hierarchy of Memory System</li> <li>Types of Memory, Sequential, Random, Memory Hierarchy</li> </ul>                                                                                                                                    | 1   |
|    | <ul> <li>Primary and Secondary Memory</li> <li>Primary memory-RAM, ROM, Bootstrap Loader, RAM and ROM Chips, Memory Address Map, Memory-CPU connection</li> <li>Auxiliary Memory-Types, Magnetic (Tape, Disk), Optical, Semiconductor</li> </ul> | 1.5 |
|    | <ul> <li>Virtual Memory</li> <li>Introduction, Address space, Memory space, Address         Mapping using Pages, Associative Page Table , Page         Replacement</li> </ul>                                                                    | 2.5 |
|    | <ul> <li>Memory Management hardware</li> <li>Introduction, Segmented Page Mapping, Memory Protection</li> </ul>                                                                                                                                  | 1   |

**Text Books:** M. Morris Mano, **Computer System Architecture** 

### **References:**

M. Morris Mano "Digital Design", Pearson Education, Third Edition

M. Morris Mano "Logic and Computer Design Fundamentals, Pearson Education, 2<sup>nd</sup> Edition Updated.

**Members:** 

| Name Address | Signature |
|--------------|-----------|
|--------------|-----------|

Dr. Subarna Shakya ----- Expert/Coordinator

Hari Khadka ------ Patan Campus
Bhoj Raj Ghimire ------ Amrit Science Campus A.

N. Mishra ----- St. Xavier College Pratima Karki ----- Kathford College

# BCSIT—Third Semester Course Title: Computer Architecture Course no: CSC-201

Full Marks: 80 Pass Marks: 32

## **Long Answer Questions**

| Attempt any two questions. 2 x 10=20 |                                                                                                                                                                                                                                                  |  |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1.                                   | What do you understand by interrupt? Draw and explain the flow chart for interrupt cycle. 2+8                                                                                                                                                    |  |
| 2.                                   | State and explain the different types of data manipulation instructions used in a typical computer.                                                                                                                                              |  |
| 3.                                   | Why do computers need input-output interface? Explain the sequence of operations carried out during CPU-IOP Communication with the help of suitable flow chart.  3+7                                                                             |  |
|                                      | <b>Short Answer Questions</b>                                                                                                                                                                                                                    |  |
| Attem                                | apt any ten questions. $12 \times 5 = 60$                                                                                                                                                                                                        |  |
| 1.                                   | Derive the circuit for a 3-bit parity generator and a 4-bit parity checker using even parity bit. 6                                                                                                                                              |  |
| 2.                                   | Explain the shift micro-operation in brief.                                                                                                                                                                                                      |  |
| 3.                                   | Explain the difference between hardwired and micro-programmed control units. Is it possible to have a hardwired control with a hardwired control associated with a control memory? $4+2$                                                         |  |
| 4.                                   | Show using the concept of addition/subtraction algorithm that adding B after the operation $A+B'+1$ restores the original value of A. What should be done with the end carry? $5+1$                                                              |  |
| 5.                                   | Describe the memory mapping table in a paged system. 6                                                                                                                                                                                           |  |
| 6.                                   | Starting from an initial value of $R = 11011101$ , determine the sequence of binary values in $R$ after a logical shift left, followed by a circular shift, followed by a logical shift-right and a circular shift left. $1.5 + 1.5 + 1.5 + 1.5$ |  |
| 7.                                   | In your opinion, what different hardware components are required to design a basic computer? 6                                                                                                                                                   |  |
| 8.                                   | What are the microinstructions needed for fetch routine? Write a symbolic microprogram for the fetch routine. $3+3$                                                                                                                              |  |
| 9.                                   | Differentiate between RISC and CISC computers. 6                                                                                                                                                                                                 |  |
| 10.                                  | What do you understand by the memory hierarchy in a computer system?                                                                                                                                                                             |  |
| 11.                                  | Why does DMA have priority over CPU when both request a memory transfer? 6                                                                                                                                                                       |  |
| 12.                                  | Write short notes on the following: 3+3                                                                                                                                                                                                          |  |
|                                      | a. Alphanumeric representation b. Divide overflow                                                                                                                                                                                                |  |